

## **HIMPP MIPI**

# **User Guide**

Issue 00B03

Date 2016-09-22

#### Copyright © HiSilicon Technologies Co., Ltd. 2016. All rights reserved.

No part of this document may be reproduced or transmitted in any form or by any means without prior written consent of HiSilicon Technologies Co., Ltd.

#### **Trademarks and Permissions**

\*\*HISILICON\*, and other HiSilicon icons are trademarks of HiSilicon Technologies Co., Ltd.

All other trademarks and trade names mentioned in this document are the property of their respective holders.

#### **Notice**

The purchased products, services and features are stipulated by the contract made between HiSilicon and the customer. All or part of the products, services and features described in this document may not be within the purchase scope or the usage scope. Unless otherwise specified in the contract, all statements, information, and recommendations in this document are provided "AS IS" without warranties, guarantees or representations of any kind, either express or implied.

The information in this document is subject to change without notice. Every effort has been made in the preparation of this document to ensure accuracy of the contents, but all statements, information, and recommendations in this document do not constitute a warranty of any kind, express or implied.

# HiSilicon Technologies Co., Ltd.

Address: Huawei Industrial Base

> Bantian, Longgang Shenzhen 518129

People's Republic of China

Website: http://www.hisilicon.com

Email: support@hisilicon.com

i



# **About This Document**

# **Related Versions**

The following table lists the product versions related to this document.

| Product Name | Version |
|--------------|---------|
| Hi3516A      | V100    |
| Hi3516D      | V100    |
| Hi3518E      | V200    |
| Hi3518E      | V201    |
| Hi3516C      | V200    |
| Hi3519       | V100    |
| Hi3519       | V101    |
| Hi3516C      | V300    |
| Hi3559       | V100    |

## M NOTE

- Unless otherwise specified, descriptions about the Hi3516A also apply to the Hi3516D.
- Unless otherwise specified, descriptions about Hi3518E V200 also apply to Hi3518E V201 and Hi3516C V200.
- Unless otherwise specified, descriptions about the Hi3519 V101 also apply to the Hi3559 V100.

# **Intended Audience**

This document is intended for:

- Technical support engineers
- Software development engineers



# **Symbol Conventions**

The symbols that may be found in this document are defined as follows.

| Symbol         | Description                                                                                                                                                             |  |
|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| <b>DANGER</b>  | Alerts you to a high risk hazard that could, if not avoided, result in serious injury or death.                                                                         |  |
| <b>MARNING</b> | Alerts you to a medium or low risk hazard that could, if not avoided, result in moderate or minor injury.                                                               |  |
| A CAUTION      | Alerts you to a potentially hazardous situation that could, if not avoided, result in equipment damage, data loss, performance deterioration, or unanticipated results. |  |
| ©=" TIP        | Provides a tip that may help you solve a problem or save time.                                                                                                          |  |
| NOTE           | Provides additional information to emphasize or supplement important points in the main text.                                                                           |  |

# **Change History**

Changes between document issues are cumulative. Therefore, the latest document issue contains all changes made in previous issues.

#### Issue 00B03 (2016-09-22)

This issue is the third draft release, which incorporates the following change:

The contents related to Hi3559 V100 are added.

## Issue 00B02 (2016-07-12)

This issue is the second draft release, which incorporates the following change:

The contents related to Hi3516C V300 are added.

#### **Chapter 1 HiMPP MIPI User Guide**

In section 1.4, the description of HI\_MIPI\_SET\_DEV\_ATTR is modified. The APIs HI\_MIPI\_RESET\_SENSOR, HI\_MIPI\_UNRESET\_SENSOR, HI\_MIPI\_RESET\_MIPI, and HI\_MIPI\_UNRESET\_MIPI are added.

In section 1.5, the data structures COMBO\_DEV, HI\_MIPI\_IOC\_MAGIC, phy\_cmv\_e, and phy cmv t are added.

#### Issue 00B01 (2016-06-20)

This issue is the first draft release.



# **Contents**

| About This Document                                                              | i    |
|----------------------------------------------------------------------------------|------|
| 1 HiMPP MIPI User Guide                                                          | 1-1  |
| 1.1 Overview                                                                     | 1-1  |
| 1.2 Important Concepts                                                           | 1-1  |
| 1.3 Function Description                                                         | 1-3  |
| 1.4 API Reference                                                                | 1-3  |
| 1.5 Data Structures                                                              | 1-10 |
| 1.6 Proc Information                                                             | 1-36 |
| 1.7 FAQs                                                                         | 1-40 |
| 1.7.1 How Do I Configure the Lane ID?                                            | 1-40 |
| 1.7.2 How Do I Configure the LVDS Mode Sync Code?                                | 1-41 |
| 1.7.3 What Is the Relationship Between the MIPI Lane Frequency and VI Frequency? | 1-46 |
| 1.7.4 How Do I Configure the Sensor Reset Function?                              | 1-47 |



# 1 HiMPP MIPI User Guide

## 1.1 Overview

The mobile industry processor interface (MIPI) RX receives raw video data by using low-voltage differential signals, converts the received serial differential signals into digital camera (DC) timings, and then transmit the timings to the downstream Video Capture (VICAP) module.

The MIPI RX supports the MIPI D-PHY, LVDS, and high-speed serial pixel interface (HiSPi) serial video signal inputs and is compatible with the DC video interface.

# 1.2 Important Concepts

MIPI

The MIPI described in this document refers to the communications interface which uses the D-PHY transmission specifications at the physical layer and CSI-2 at the protocol layer.

• LVDS

The low-voltage differential signaling (LVDS) technology differentiates blanking regions and valid data by using the sync code.

Lane

A lane is a high-speed differential pair for connecting the TX end and RX end. It can be a clock lane or a data lane.

Link

A link consists of a clock lane and at least one data lane between the TX end and RX end.

Sync code

The MIPI interface uses the short packet in CSI-2 for synchronization, and the LVDS uses the sync code to differentiate valid data and blanking regions. There are two sync modes for the LVDS:

SOF and EOF indicate the start and end of a frame respectively, and SOL and EOL indicate the start and end of a line respectively. Figure 1-1 shows the sync mode.



Figure 1-1 SOF/EOF/SOL/EOL sync mode

| V.BLK |     |                 |     |       |
|-------|-----|-----------------|-----|-------|
| H.BLK | SOF | Effective Pixel |     | H.BLK |
| H.BLK |     | Effective Pixel |     | H.BLK |
| H.BLK |     | Effective Pixel |     | H.BLK |
| H.BLK |     | Effective Pixel |     | H.BLK |
| :     |     | !               |     | :     |
| H.BLK | ]   | Effective Pixel | EOL | H.BLK |
| H.BLK | SOL | Effective Pixel |     | H.BLK |
| H.BLK | ]   | Effective Pixel |     | H.BLK |
| H.BLK | ]   | Effective Pixel |     | H.BLK |
| H.BLK |     | Effective Pixel |     | H.BLK |
| H.BLK |     | Effective Pixel |     | H.BLK |
| H.BLK |     | Effective Pixel | EOF | H.BLK |
| V.BLK |     |                 |     |       |

 SAV(invalid) and EAV(invalid) indicate the start and end of invalid data in the blanking region respectively, and SAV(valid) and EAV(valid) indicate the start and end of valid pixel data respectively.

Each sync code consists of four fields. The bit width of each field is consistent with that of pixel data. The first three fields are fixed reference codewords, and the fourth field is defined by the sensor vendor.

Because the sync code differs according to the sensor, it needs to be configured based on the sensor. Figure 1-2 shows the sync mode.

Figure 1-2 SAV/EAV sync mode

| H.BLK | SAV             | V.BLK                  | EAV             | H.BLK |
|-------|-----------------|------------------------|-----------------|-------|
| H.BLK | (Invalid        | V.BLK                  | (Invalid        | H.BLK |
| H.BLK | line)           | V.BLK                  | line)           | H.BLK |
| H.BLK |                 | H.OB / effective pixel |                 | H.BLK |
| H.BLK |                 | H.OB / effective pixel |                 | H.BLK |
| H.BLK |                 | H.OB / effective pixel |                 | H.BLK |
| :     |                 | :                      |                 | :     |
| H.BLK | SAV             | H.OB / effective pixel | EAV             | H.BLK |
| H.BLK | (Valid<br>line) | H.OB / effective pixel | (Valid          | H.BLK |
| H.BLK | iii ic)         | H.OB / effective pixel | line)           | H.BLK |
| H.BLK |                 | H.OB / effective pixel |                 | H.BLK |
| H.BLK |                 | H.OB / effective pixel |                 | H.BLK |
| H.BLK |                 | H.OB / effective pixel |                 | H.BLK |
| H.BLK |                 | V.BLK                  |                 | H.BLK |
| i     | SAV             | V.DLK                  | E 4 1 /         | :     |
| H.BLK | (Invalid        | V.BLK                  | EAV<br>(Invalid | H.BLK |
| H.BLK | line)           | V.BLK                  | line)           | H.BLK |
| H.BLK | ,               | V.BLK                  | ,               | H.BLK |



DOL

Digital overlap (DOL) indicates the WDR function of Sony.

# 1.3 Function Description

The MIPI RX is a collection unit that supports multiple differential video input interfaces. It uses the combo-PHY to receive data through the MIPI, LVDS, sub-LVDS, HiSPi, or DC interface. Depending on the functional mode configuration, the MIPI RX allows data transmission at different speeds and resolutions and supports multiple external input devices.

Table 1-1 Maximum number of lanes

| Chip                         | Maximum Number of Lanes Supported by the MIPI RX        |
|------------------------------|---------------------------------------------------------|
| Hi3516A                      | 1-link/4-lane MIPI inputs or 2-link/8-lane LVDS inputs  |
| Hi3518E<br>V200/Hi3516C V300 | 1-link/4-lane MIPI inputs or 1-link/4-lane LVDS inputs  |
| Hi3519 V100/Hi3519<br>V101   | 2-link/8-lane MIPI inputs or 3-link/12-lane LVDS inputs |

The input pins can be multiplexed to support single-ended DC or BT.1120 channel inputs, thereby providing better compatibility with fewer chip pins.

## 1.4 API Reference

The MIPI RX provides the function of interworking with sensor timings. It provides the ioctl interface and the following APIs:

- HI MIPI SET DEV ATTR: Configures the MIPI device attributes.
- HI MIPI SET PHY CMVMODE: Configures the common-mode voltage mode.
- HI\_MIPI\_SET\_CROP: Configures the MIPI crop attribute.
- HI MIPI RESET SENSOR: Resets the sensor.
- HI\_MIPI\_UNRESET\_SENSOR: Deasserts the reset on the sensor.
- HI MIPI RESET MIPI: Resets the MIPI RX.
- HI\_MIPI\_UNRESET\_MIPI: Deasserts the reset on the MIPI RX.

#### HI MIPI SET DEV ATTR

[Description]

Configures the attributes of the MIPI RX device.

#### [Definition]



#### [Parameter]

combo\_dev\_attr\_t pointer

#### [Return Values]

| Return Value | Description                   |
|--------------|-------------------------------|
| 0            | Success                       |
| -1           | Failure. errno is configured. |

#### [Chip Difference]

| Chip         | Internal Process                                 |  |
|--------------|--------------------------------------------------|--|
| Hi3516A      | The interface contains the following procedures: |  |
|              | 1. Reset the sensor.                             |  |
|              | 2. Reset the MIPI RX.                            |  |
| Hi3518E V200 | 3. Deassert the reset on the MIPI RX.            |  |
|              | 4. Configure MIPI RX parameters.                 |  |
|              | 5. Deassert the reset on the sensor.             |  |
| Hi3519 V100  | Configure MIPI RX parameters.                    |  |
| Hi3519 V101  |                                                  |  |
| Hi3516C V300 |                                                  |  |

## [Requirement]

Header file: hi\_mipi.h

#### [Note]

For Hi3519 V100, Hi3519 V101, and Hi3516C V300:

- The following APIs also need to be configured besides HI MIPI SET DEV ATTR.
- The operations of resetting the sensor, deasserting the reset on the sensor, resetting the MIPI RX, and deasserting the reset on the MIPI RX are performed by calling the following independent APIs:
  - Resetting the sensor: HI MIPI RESET SENSOR
  - Deasserting the reset on the sensor: HI\_MIPI\_UNRESET\_SENSOR
  - Resetting the MIPI RX: HI\_MIPI\_RESET\_MIPI
  - Deasserting the reset on the MIPI RX: HI MIPI UNRESET MIPI
- The recommended configuration process is as follows:
  - 1. Reset the MIPI RX.
  - 2. Reset the sensor.
  - 3. Configure the attributes of the MIPI RX device.
  - 4. Deassert the reset on the MIPI RX.



5. Deassert the reset on the sensor.

#### [See Also]

- HI\_MIPI\_RESET\_SENSOR
- HI\_MIPI\_UNRESET\_SENSOR
- HI\_MIPI\_RESET\_MIPI
- HI\_MIPI\_UNRESET\_MIPI

## HI\_MIPI\_SET\_PHY\_CMVMODE

#### [Description]

Configures the common-mode voltage mode.

#### [Definition]

```
#define HI_MIPI_SET_PHY_CMVMODE __IOW(HI_MIPI_IOC_MAGIC, 0x04,
phy_cmv_t)
```

#### [Parameter]

phy\_cmv\_t pointer

#### [Return Values]

| Return Value | Description                   |
|--------------|-------------------------------|
| 0            | Success                       |
| -1           | Failure. errno is configured. |

#### [Chip Difference]

| Chip         | Supported or Not |
|--------------|------------------|
| Hi3516A      | Not supported    |
| Hi3518E V200 | Not supported    |
| Hi3519 V100  | Supported        |
| Hi3519 V101  | Supported        |
| Hi3516C V300 | Supported        |

#### [Requirement]

Header file: hi\_mipi.h

[Note]

None



## HI\_MIPI\_SET\_CROP

[Description]

Configures the MIPI crop attribute.

[Definition]

#define HI MIPI SET CROP IOW(HI MIPI IOC MAGIC, 0x05, img rect t)

[Parameter]

img rect t pointer

[Return Values]

| Return Value | Description                   |
|--------------|-------------------------------|
| 0            | Success                       |
| -1           | Failure. errno is configured. |

#### [Chip Difference]

| Chip         | Supported or Not |
|--------------|------------------|
| Hi3516A      | Not supported    |
| Hi3518E V200 | Not supported    |
| Hi3519 V100  | Supported        |
| Hi3519 V101  | Not supported    |
| Hi3516C V300 | Not supported    |

#### [Requirement]

Header file: hi\_mipi.h

#### [Note]

- The crop operation takes effect only if this API is called after HI\_MIPI\_SET\_DEV\_ATTR. (The crop function is disabled by default when HI\_MIPI\_SET\_DEV\_ATTR is called.)
- The crop attribute needs to be configured based on the actual output width and height of the sensor. (x+width, y+height) cannot exceed the actual image resolution.
- The width of the cropped image must be an integral multiple of the number of valid lanes.

## **HI\_MIPI\_RESET\_SENSOR**

[Description]

Resets the sensor.



#### [Definition]

#define HI\_MIPI\_RESET\_SENSOR \_IOW(HI\_MIPI\_IOC\_MAGIC, 0x05, COMBO\_DEV)

#### [Parameter]

COMBO\_DEV, indicating the device ID

#### [Return Values]

| Return Value | Description                   |  |
|--------------|-------------------------------|--|
| 0            | Success                       |  |
| -1           | Failure. errno is configured. |  |

#### [Chip Difference]

| Chip         | Supported or Not |
|--------------|------------------|
| Hi3516A      | Not supported    |
| Hi3518E V200 | Not supported    |
| Hi3519 V100  | Supported        |
| Hi3519 V101  | Supported        |
| Hi3516C V300 | Supported        |

#### [Requirement]

Header file: hi\_mipi.h

[Note]

None

## HI\_MIPI\_UNRESET\_SENSOR

[Description]

Deasserts the reset on the sensor.

#### [Definition]

#### [Parameter]

COMBO\_DEV, indicating the device ID

[Return Values]



| Return Value | Description                   |  |
|--------------|-------------------------------|--|
| 0            | Success                       |  |
| -1           | Failure. errno is configured. |  |

## [Chip Difference]

| Chip        | Supported or Not |
|-------------|------------------|
| Hi3516A     | Not supported    |
| Hi3518EV200 | Not supported    |
| Hi3519V100  | Supported        |
| Hi3519V101  | Supported        |
| Hi3516CV300 | Supported        |

[Requirement]

Header file: hi\_mipi.h

[Note]

None

## HI\_MIPI\_RESET\_MIPI

[Description]

Resets the MIPI RX.

[Definition]

#define HI\_MIPI\_RESET\_MIPI \_\_IOW(HI\_MIPI\_IOC\_MAGIC, 0x07, COMBO\_DEV)

[Parameter]

COMBO\_DEV, indicating the device ID

[Return Values]

| Return Value | Description                   |  |
|--------------|-------------------------------|--|
| 0            | Success                       |  |
| -1           | Failure. errno is configured. |  |

[Chip Difference]



| Chip        | Supported or Not |
|-------------|------------------|
| Hi3516A     | Not supported    |
| Hi3518EV200 | Not supported    |
| Hi3519V100  | Supported        |
| Hi3519V101  | Supported        |
| Hi3516CV300 | Supported        |

[Requirement]

Header file: hi\_mipi.h

[Note]

None

## HI\_MIPI\_UNRESET\_MIPI

[Description]

Deasserts the reset on the MIPI RX.

[Definition]

#define HI\_MIPI\_UNRESET\_MIPI \_IOW(HI\_MIPI\_IOC\_MAGIC, 0x08, COMBO\_DEV)

[Parameter]

COMBO\_DEV, indicating the device ID

[Return Values]

| Return Value | Description                   |  |
|--------------|-------------------------------|--|
| 0            | Success                       |  |
| -1           | Failure. errno is configured. |  |

#### [Chip Difference]

| Chip        | Supported or Not |
|-------------|------------------|
| Hi3516A     | Not supported    |
| Hi3518EV200 | Not supported    |
| Hi3519V100  | Supported        |
| Hi3519V101  | Supported        |
| Hi3516CV300 | Supported        |



[Requirement]

Header file: hi mipi.h

[Note]

None

## 1.5 Data Structures

The MIPI RX provides the following data structures:

- HI\_MIPI\_IOC\_MAGIC: Defines the magic number of the MIPI RX ioctl command.
- COMBO\_DEV: Defines the type of the MIPI RX device.
- COMBO\_MAX\_LINK\_NUM: Specifies the maximum number of links supported by the device.
- LANE\_NUM\_PER\_LINK: Specifies the maximum number of lanes supported by each link.
- COMBO\_MAX\_LANE\_NUM: Specifies the maximum number of lanes supported by the device.
- MIPI\_LANE\_NUM: Specifies the number of lanes supported by the MIPI interface.
- LVDS\_LANE\_NUM: Specifies the number of lanes supported by the LVDS/HiSPi interface.
- COMBO MAX DEV NUM: Specifies the number of the MIPI RX devices.
- WDR\_VC\_NUM: Specifies the maximum number of supported virtual channels.
- SYNC\_CODE\_NUM: Specifies the number of sync codes supported by each virtual channel.
- input mode t: Specifies the type of the MIPI RX input interface.
- phy\_clk\_share\_e: Specifies whether PHY1 and PHY2 share the clock with PHY0.
- raw\_data\_type\_e: Specifies the number of bits of transmitted raw data.
- mipi\_wdr\_mode\_e: Defines the MIPI WDR mode.
- mipi\_dev\_attr\_t: Defines the attributes of the MIPI device.
- wdr mode e: Defines the LVDS WDR mode.
- lvds sync mode e: Defines the LVDS sync mode.
- lvds bit endian: Defines the bit big/little endian mode.
- lvds vsync type e: Defines the LVDS VSYNC types.
- lvds vsync type t: Defines the LVDS VSYNC parameters.
- lvds fid type e: Defines the frame ID type.
- lvds\_fid\_type\_t: Defines the frame ID configuration information.
- lvds\_dev\_attr\_t: Defines the LVDS/SubLVDS/HiSPi device attributes.



- phy\_cmv\_e: Defines the PHY common-mode voltage mode.
- phy\_cmv\_t: Defines the configuration information of the PHY common-mode voltage.
- combo\_dev\_attr\_t: Defines the combo device attributes.
- img rect t: Defines the crop attributes.
- img size t: Defines the width and height of an image.

## HI\_MIPI\_IOC\_MAGIC

```
[Description]
```

Defines the magic number of the MIPI RX ioctl command.

#### [Definition]

```
#define HI_MIPI_IOC_MAGIC 'm'
```

[Member]

None

[Chip Difference]

None

[Note]

None

[See Also]

None

#### COMBO DEV

#### [Description]

Defines the type of the MIPI RX device.

#### [Definition]

```
typedef unsigned int COMBO DEV;
```

#### [Chip Difference]

None

[Note]

None

#### [See Also]

- combo\_dev\_attr\_t
- HI MIPI SET DEV ATTR
- HI\_MIPI\_RESET\_SENSOR
- HI MIPI UNRESET SENSOR
- HI\_MIPI\_RESET\_MIPI



#### HI\_MIPI\_UNRESET\_MIPI

## COMBO\_MAX\_LINK\_NUM

[Description]

Specifies the maximum number of links supported by the device.

#### [Chip Difference]

| Chip         | Definition                                                                                                                          |
|--------------|-------------------------------------------------------------------------------------------------------------------------------------|
| Hi3516A      | #define COMBO_MAX_LINK_NUM 2                                                                                                        |
| Hi3518E V200 | #define COMBO_MAX_LINK_NUM 2 (There is only one link. COMBO_MAX_LINK_NUM is defined to 2 to ensure compatibility with the Hi3516A.) |
| Hi3519 V100  | #define COMBO_MAX_LINK_NUM 3                                                                                                        |
| Hi3519 V101  | #define COMBO_MAX_LINK_NUM 3                                                                                                        |
| Hi3516C V300 | #define COMBO_MAX_LINK_NUM 1                                                                                                        |

[Note]

None

[See Also]

None

## LANE\_NUM\_PER\_LINK

[Description]

Specifies the maximum number of lanes supported by each link.

[Definition]

#define LANE\_NUM\_PER\_LINK 4

[Chip Difference]

None

[Note]

None

[See Also]

None

## COMBO\_MAX\_LANE\_NUM

[Description]

Specifies the maximum number of lanes supported by the device.



#### [Chip Difference]

| Chip         | Definition                                                                                                                             |
|--------------|----------------------------------------------------------------------------------------------------------------------------------------|
| Hi3516A      | #define COMBO_MAX_LANE_NUM 8                                                                                                           |
| Hi3518E V200 | #define COMBO_MAX_LANE_NUM 8 (There are only four lanes. COMBO_MAX_LANE_NUM is defined to 8 to ensure compatibility with the Hi3516A.) |
| Hi3519 V100  | #define COMBO_MAX_LANE_NUM 12                                                                                                          |
| Hi3519 V101  | #define COMBO_MAX_LANE_NUM 12                                                                                                          |
| Hi3516C V300 | #define COMBO_MAX_LANE_NUM 4                                                                                                           |

[Note]

None

[See Also]

None

## MIPI\_LANE\_NUM

[Description]

Specifies the number of lanes supported by the MIPI interface.

## [Chip Difference]

| Chip         | Definition            |                         |
|--------------|-----------------------|-------------------------|
| Hi3516A      | #define MIPI_LANE_NUM | COMBO_MAX_LANE_NUM      |
| Hi3518E V200 | #define MIPI_LANE_NUM | COMBO_MAX_LANE_NUM      |
| Hi3519 V100  | #define MIPI_LANE_NUM | (LANE_NUM_PER_LINK * 2) |
| Hi3519 V101  | #define MIPI_LANE_NUM | (LANE_NUM_PER_LINK * 2) |
| Hi3516C V300 | #define MIPI_LANE_NUM | (LANE_NUM_PER_LINK * 1) |

[Note]

None

[See Also]

None

## LVDS\_LANE\_NUM

[Description]

Specifies the number of lanes supported by the LVDS/HiSPi interface.



[Definition]

[Chip Difference]

None

[Note]

None

[See Also]

None

## COMBO\_MAX\_DEV\_NUM

[Description]

Specifies the number of the MIPI RX devices.

[Chip Difference]

| Chip         | Definition                |   |
|--------------|---------------------------|---|
| Hi3516A      | None                      |   |
| Hi3518E V200 | None                      |   |
| Hi3519 V100  | #define COMBO_MAX_DEV_NUM | 1 |
| Hi3519 V101  | #define COMBO_MAX_DEV_NUM | 2 |
| Hi3516C V300 | #define COMBO_MAX_DEV_NUM | 1 |

[Note]

None

[See Also]

None

## WDR\_VC\_NUM

[Description]

Specifies the maximum number of supported virtual channels.

[Definition]

#define WDR\_VC\_NUM

[Chip Difference]

None

[Note]



None

[See Also]

None

## SYNC\_CODE\_NUM

[Description]

Specifies the number of sync codes supported by each virtual channel.

```
[Definition]
```

```
#define SYNC_CODE_NUM 4
```

[Chip Difference]

None

[Note]

None

[See Also]

None

## input\_mode\_t

[Description]

Specifies the type of the MIPI RX input interface.

[Definition]

#### Hi3516A/Hi3518E V200

```
typedef enum
   INPUT_MODE_MIPI
                                       /* mipi */
                       = 0x0,
                       = 0x1,
                                        /* SUB LVDS */
   INPUT_MODE_SUBLVDS
                                        /* LVDS */
   INPUT MODE LVDS
                        = 0x2,
   INPUT_MODE_HISPI
                        = 0x3,
                                        /* HISPI */
   INPUT MODE CMOS 18V
                                        /* CMOS 1.8 V */
                        = 0x4
                                        /* CMOS 3.3 V */
   INPUT MODE CMOS 33V
                        = 0x5,
                                         /* CMOS 3.3 V */
   INPUT_MODE_BT1120
                        = 0x6,
                                         /* MIPI Bypass */
   INPUT MODE BYPASS
                        = 0x7,
   INPUT_MODE_BUTT
}input_mode_t;
```

#### Hi3519 V100/Hi3519 V101

/\* SUB LVDS \*/



```
INPUT MODE SUBLVDS
   INPUT MODE LVDS
                        = 0x2,
                                       /* LVDS */
                        = 0x3,
                                      /* HISPI */
   INPUT MODE HISPI
   INPUT_MODE_CMOS
                        = 0x4,
                                       /* CMOS */
                                       /* CMOS */
   INPUT MODE BT1120
                         = 0x5,
   INPUT_MODE_BYPASS
                                       /* MIPI Bypass */
                         = 0x6,
   INPUT MODE BUTT
} input_mode_t;
Hi3516C V300
typedef enum
                       = 0 \times 0,
                                      /* CSI-2 */
   INPUT MODE MIPI
                       = 0x1,
                                     /* SUB_LVDS */
   INPUT MODE SUBLVDS
   INPUT MODE LVDS
                       = 0x2,
                                      /* LVDS */
                                      /* HISPI */
   INPUT MODE HISPI
                       = 0x3,
   INPUT_MODE_CMOS
                                      /* CMOS */
                       = 0x4
                       = 0x5,
                                      /* CMOS */
   INPUT MODE BT1120
   INPUT MODE BUTT
} input mode t;
```

= 0x1,

#### [Chip Difference]

| Chip                                    | input_mode_t                                                                                               |
|-----------------------------------------|------------------------------------------------------------------------------------------------------------|
| Hi3516A/Hi3518E<br>V200                 | The CMOS mode is defined as INPUT_MODE_CMOS_18V and INPUT_MODE_CMOS_33V.                                   |
| Hi3519 V100/Hi3519<br>V101/Hi3516C V300 | The MIPI RX can identify the 1.8 V and 3.3 V CMOS. Therefore, the CMOS mode is defined as INPUT_MODE_CMOS. |

[Note]

INPUT\_MODE\_BYPASS is not supported.

[See Also]

None

## phy\_clk\_share\_e

[Description]

Specifies whether PHY1 and PHY2 share the clock with PHY0.

#### [Definition]

```
typedef enum
   PHY CLK SHARE NONE = 0x0,
```



#### [Member]

| Member                 | Description                              |
|------------------------|------------------------------------------|
| PHY_CLK_SHARE_<br>NONE | PHY1 and PHY2 use separate clocks.       |
| PHY_CLK_SHARE_<br>PHY0 | PHY1 and PHY2 share the clock with PHY0. |

## [Chip Difference]

| Chip         | Whether to Support Shared PHY Clock |
|--------------|-------------------------------------|
| Hi3516A      | Not supported                       |
| Hi3518E V200 | Not supported                       |
| Hi3519 V100  | Supported                           |
| Hi3519 V101  | Supported                           |
| Hi3516C V300 | Not supported                       |

[Note]

None

[See Also]

None

## raw\_data\_type\_e

[Description]

Specifies the number of bits of transmitted raw data.

[Definition]

#### Hi3516A/Hi3518E V200

```
typedef enum
{
    RAW_DATA_8BIT = 1,
    RAW_DATA_10BIT,
    RAW_DATA_12BIT,
    RAW_DATA_14BIT,
    RAW_DATA_BUTT
```



}raw\_data\_type\_e;

#### Hi3519 V100/Hi3519 V101/Hi3516C V300

```
typedef enum
   RAW_DATA_8BIT = 0,
   RAW DATA 10BIT,
   RAW_DATA_12BIT,
   RAW DATA 14BIT,
   RAW_DATA_16BIT,
   RAW DATA BUTT
} raw_data_type_e;
[Chip Difference]
None
[Note]
None
```

[See Also]

None

## mipi\_wdr\_mode\_e

[Description]

Defines the MIPI WDR mode.

#### [Definition]

```
typedef enum
   HI MIPI WDR MODE NONE = 0 \times 0,
   HI_MIPI_WDR_MODE_VC = 0x1,    /* Virtual Channel */
   HI\_MIPI\_WDR\_MODE\_DT = 0x2,
                                /* Data Type */
   HI MIPI WDR MODE DOL = 0x3,
                                 /* DOL Mode */
   HI_MIPI_WDR_MODE_BUTT
} mipi wdr mode e;
```

#### [Member]

| Member                    | Description                                                                                              |
|---------------------------|----------------------------------------------------------------------------------------------------------|
| HI_MIPI_WDR_MO<br>DE_NONE | Linear mode                                                                                              |
| HI_MIPI_WDR_MO<br>DE_VC   | The virtual channel in the packet header is used to differentiate long and short exposure frames.        |
| HI_MIPI_WDR_MO<br>DE_DT   | The self-defined data type in the packet header is used to differentiate long and short exposure frames. |



| Member                   | Description                                                                                            |
|--------------------------|--------------------------------------------------------------------------------------------------------|
| HI_MIPI_WDR_MO<br>DE_DOL | DOL-mode WDR. A pixel after the packet header is used to differentiate long and short exposure frames. |

#### [Chip Difference]

| Chip         | Whether mipi_wdr_mode_e Is Supported |
|--------------|--------------------------------------|
| Hi3516A      | Not supported                        |
| Hi3518E V200 | Not supported                        |
| Hi3519 V100  | Supported                            |
| Hi3519 V101  | Supported                            |
| Hi3516C V300 | Supported                            |

[Note]

None

[See Also]

None

# mipi\_dev\_attr\_t

[Description]

Defines the attributes of the MIPI device.

[Definition]

#### Hi3516A/Hi3518E V200

#### Hi3519 V100/Hi3519 V101/Hi3516C V300



```
union
{
    short data_type[WDR_VC_NUM];
};
} mipi_dev_attr_t;
```

#### [Member]

| Member        | Description                                                                                                                        |
|---------------|------------------------------------------------------------------------------------------------------------------------------------|
| raw_data_type | Number of bits of transmitted raw data                                                                                             |
| lane_id       | Mapping between the TX end (sensor) and RX end (MIPI RX) lanes  This member is set to -1 for unused lanes.                         |
| wdr_mode      | MIPI WDR mode                                                                                                                      |
| data_type     | Data type corresponding to different exposure length data. When wdr_mode is HI_MIPI_WDR_MODE_DT, data_type needs to be configured. |

## [Chip Difference]

| Chip                                    | Supported raw_data_type           |
|-----------------------------------------|-----------------------------------|
| Hi3516A                                 | 10-bit/12-bit/14-bit              |
| Hi3518E V200                            | 8-bit/10-bit/12-bit/14-bit        |
| Hi3519 V100/Hi3519<br>V101/Hi3516C V300 | 8-bit/10-bit/12-bit/14-bit/16-bit |

| Chip                                    | wdr_mode                                                                                                                                             |
|-----------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|
| Hi3516A/Hi3518E<br>V200                 | The configuration of <b>wdr_mode</b> is not supported. The virtual channel is used to differentiate data with different exposure lengths by default. |
| Hi3519 V100/Hi3519<br>V101/Hi3516C V300 | The configuration of <b>wdr_mode</b> is supported. Besides the virtual channel mode, the date type WDR and Sony DOL mode WDR are supported.          |

## [Note]

None

#### [See Also]

- raw\_data\_type\_e
- mipi\_wdr\_mode\_e



HI\_MIPI\_SET\_DEV\_ATTR

## wdr\_mode\_e

#### [Description]

Defines the LVDS WDR mode.

#### [Definition]

```
typedef enum
{
    HI_WDR_MODE_NONE = 0x0,
    HI_WDR_MODE_2F = 0x1,
    HI_WDR_MODE_3F = 0x2,
    HI_WDR_MODE_4F = 0x3,
    HI_WDR_MODE_DOL_2F = 0x4,
    HI_WDR_MODE_DOL_3F = 0x5,
    HI_WDR_MODE_DOL_4F = 0x6,
    HI_WDR_MODE_BUTT
} wdr_mode_e;
```

#### [Member]

| Member             | Description               |
|--------------------|---------------------------|
| HI_WDR_MODE_NONE   | Linear mode               |
| HI_WDR_MODE_2F     | Two-in-one WDR            |
| HI_WDR_MODE_3F     | Three-in-one WDR          |
| HI_WDR_MODE_4F     | Four-in-one WDR           |
| HI_WDR_MODE_DOL_2F | DOL mode two-in-one WDR   |
| HI_WDR_MODE_DOL_3F | DOL mode three-in-one WDR |
| HI_WDR_MODE_DOL_4F | DOL mode four-in-one WDR  |

#### [Chip Difference]

None

[Note]

- The DOL WDR mode needs to be configured to HI\_WDR\_MODE\_DOL\_2F, HI\_WDR\_MODE\_DOL\_3F, or HI\_WDR\_MODE\_DOL\_4F.
- The built-in WDR mode and frame-merging WDR mode need to be set to **HI\_WDR\_MODE\_NONE**.

[See Also]

None



## lvds\_sync\_mode\_e

[Description]

Defines the LVDS sync mode.

#### Table 1-2 LVDS sync mode

| sync_mode           | Sync Mode                                      |
|---------------------|------------------------------------------------|
| LVDS_SYNC_MODE_SOL/ | SOF, EOF, SOL, EOL                             |
| LVDS_SYNC_MODE_SOF  | See Figure 1-1.                                |
| LVDS_SYNC_MODE_SAV  | invalid SAV, invalid EAV, valid SAV, valid EAV |
|                     | See Figure 1-2.                                |

#### [Chip Difference]

| Chip               | Definition              |
|--------------------|-------------------------|
| Hi3516A/Hi3518E    | typedef enum            |
| V200               | {                       |
|                    | LVDS_SYNC_MODE_SOL = 0, |
|                    | LVDS_SYNC_MODE_SAV,     |
|                    | LVDS_SYNC_MODE_BUTT     |
|                    | } lvds_sync_mode_e;     |
| Hi3519 V100/Hi3519 | typedef enum            |
| V101/Hi3516C V300  | {                       |
|                    | LVDS_SYNC_MODE_SOF = 0, |
|                    | LVDS_SYNC_MODE_SAV,     |
|                    | LVDS_SYNC_MODE_BUTT     |
|                    | } lvds_sync_mode_e;     |

### [Note]

LVDS\_SYNC\_MODE\_SOF and LVDS\_SYNC\_MODE\_SOL have the same meaning. For Hi3519 V100, LVDS\_SYNC\_MODE\_SOL is changed to LVDS\_SYNC\_MODE\_SOF.

[See Also]

None

## lvds\_bit\_endian

[Description]

Defines the bit big/little endian mode.

[Definition]

typedef enum



```
{
   LVDS_ENDIAN_LITTLE = 0x0,
   LVDS_ENDIAN_BIG = 0x1,
   LVDS_ENDIAN_BUTT
}lvds_bit_endian;
[Chip Difference]
None
[Note]
None
[See Also]
None
```

## lvds\_vsync\_type\_e

[Description]

Defines the LVDS VSYNC types.

#### [Definition]

```
typedef enum
{
    LVDS_VSYNC_NORMAL = 0x00,
    LVDS_VSYNC_SHARE = 0x01,
    LVDS_VSYNC_HCONNECT = 0x02,
    LVDS_VSYNC_BUTT
} lvds_vsync_type_e;
```

#### [Member]

| Member              | Description                                                                                                                                         |
|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|
| LVDS_VSYNC_NORMAL   | The long and short exposure frames have independent SOF-EOF and SOL-EOL or invalid SAV-invalid EAV and valid SAV-valid EAV.                         |
| LVDS_VSYNC_SHARE    | The long and short exposure frames share a pair of SOF-EOF flags, and the first few lines of the short exposure frame are filled with fixed values. |
| LVDS_VSYNC_HCONNECT | The long and short exposure frames share a pair of SAV-EAV flags, and blanking with a fixed period is between the long and short exposure frames.   |



#### LVDS\_VSYNC\_SHARE sync mode

| SOF | Long exposure | EOL | Horizontal | SOL | Padding        | EOL | Horizontal |
|-----|---------------|-----|------------|-----|----------------|-----|------------|
| SOL |               |     | blanking   |     |                |     | blanking   |
|     |               |     |            |     | Short exposure |     |            |
|     | Padding       |     |            |     |                |     |            |
|     |               |     |            |     |                | EOF |            |
| SOV | V.BLK         | EOV | -          | SOV | V.BLK          | EOV | -          |

## LVDS\_VSYNC\_HCONNECT sync mode

| SAV | Long exposure frame  V.BLK | Horizontal<br>blanking<br>(fixed<br>period) | V.BLK  Short exposure frame 1  V.BLK | Horizontal<br>blanking<br>(fixed<br>period) | V.BLK  Short exposure frame 2 | EAV | Horizontal<br>blanking |
|-----|----------------------------|---------------------------------------------|--------------------------------------|---------------------------------------------|-------------------------------|-----|------------------------|
|     | V.BLK                      |                                             | V.BEIX                               |                                             |                               |     |                        |

## [Chip Difference]

| Chip                    | Whether lvds_vsync_type_e Is Supported |
|-------------------------|----------------------------------------|
| Hi3516A/Hi3518E V200    | Not supported                          |
| Hi3519 V100/Hi3519 V101 | Supported                              |
| Hi3516C V300            | Supported                              |

[Note]

None

[See Also]

lvds\_vsync\_type\_t

## lvds\_vsync\_type\_t

[Description]

Defines the LVDS VSYNC parameters.



#### [Definition]

```
typedef struct
{
    lvds_vsync_type_e sync_type;
    unsigned short hblank1;
    unsigned short hblank2;
} lvds_vsync_type_t;
```

#### [Chip Difference]

| Chip                       | Whether lvds_vsync_type_t Is Supported |
|----------------------------|----------------------------------------|
| Hi3516A/Hi3518E<br>V200    | Not supported                          |
| Hi3519 V100/Hi3519<br>V101 | Supported                              |
| Hi3516C V300               | Supported                              |

#### [Note]

When **sync\_type** is **LVDS\_VSYNC\_HCONNECT**, **hblank1** and **hblank2** need to be configured, indicating the blanking region length of **Hconnect**.

[See Also]

lvds vsync type e

## lvds\_fid\_type\_e

[Description]

Defines the frame ID type.

#### [Definition]

- LVDS\_FID\_NONE indicates that the frame ID is not used.
- LVDS\_FID\_IN\_SAV indicates that the FID is inserted into the fourth field of SAV.
   fid\_type of the sync code of the four fields of the DOL needs to be set to
   LVDS\_FID\_IN\_SAV.



• LVDS\_FID\_IN\_DATA indicates that the FID is inserted before the first pixel after the sync code as the frame information column. fid\_type of the sync code of the five fields of the DOL needs to be set to LVDS\_FID\_IN\_DATA.

#### [Chip Difference]

| Chip                    | Whether lvds_fid_type_e Is Supported |
|-------------------------|--------------------------------------|
| Hi3516A/Hi3518E V200    | Not supported                        |
| Hi3519 V100/Hi3519 V101 | Supported                            |
| Hi3516C V300            | Supported                            |

[Note]

None

[See Also]

None

## lvds\_fid\_type\_t

#### [Description]

Defines the frame ID configuration information.

#### [Definition]

```
typedef struct
{
    lvds_vsync_type_e fid;
    HI_BOOL output_fil;
} lvds_fid_type_t;
```

#### [Member]

| Member     | Description                                                                                                                                                                                                                                                             |
|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| fid        | Frame ID type in LVDS DOL mode                                                                                                                                                                                                                                          |
| output_fil | The frame information line in DOL mode is output right after the V-Blanking. The frame ID is the first pixel value in the frame information line.                                                                                                                       |
|            | The frame information line does not contain valid video data. If <b>output_fil</b> is set to <b>HI_TRUE</b> , the frame information line is output to the back-end device. If <b>output_fil</b> is set to <b>HI_FALSE</b> , the MIPI RX will discard data in this line. |

[Chip Difference]



| Chip                    | Whether lvds_fid_type_t Is<br>Supported |
|-------------------------|-----------------------------------------|
| Hi3516A/Hi3518E V200    | Not supported                           |
| Hi3519 V100/Hi3519 V101 | Supported                               |
| Hi3516C V300            | Supported                               |

[Note]

None

[See Also]

lvds\_fid\_type\_e

## lvds\_dev\_attr\_t

[Description]

Defines the LVDS/SubLVDS/HiSPi device attributes.

[Definition]

#### Hi3516A/Hi3518E V200

```
typedef struct
                     img size;
   img size t
   wdr_mode_e
                      wdr_mode;
                    sync mode;
   lvds sync mode e
   raw_data_type_e
                      raw_data_type;
   lvds bit endian
                      data endian;
   lvds_bit_endian
                      sync_code_endian;
                      lane id[LVDS LANE NUM];
   short
   unsigned short
                      sync code[LVDS LANE NUM][WDR VC NUM][SYNC CODE NUM];
}lvds_dev_attr_t;
```

#### Hi3519 V100/Hi3516C V300



```
lvds_bit_endian
                      data_endian;
   lvds bit endian
                      sync_code_endian;
                      lane_id[LVDS_LANE_NUM];
   short
   unsigned short
                      sync_code[LVDS_LANE_NUM][WDR_VC_NUM][SYNC_CODE_NUM];
} lvds dev attr t;
Hi3519 V101
typedef struct
   raw_data_type_e raw_data_type;
   wdr mode e
                     wdr mode;
   lvds_sync_mode_e sync_mode;
   lvds_vsync_type_t vsync_type;
   lvds_fid_type_t
                      fid_type;
   lvds bit endian
                    data endian;
   lvds_bit_endian
                      sync_code_endian;
                      lane id[LVDS LANE NUM];
   short
```

sync code[LVDS LANE NUM][WDR VC NUM][SYNC CODE NUM];

#### [Member]

unsigned short
} lvds\_dev\_attr\_t;

| Member           | Description                                                                                                            |  |
|------------------|------------------------------------------------------------------------------------------------------------------------|--|
| img_size         | Width and height of the sensor input image. The image width must be an integral multiple of the number of valid lanes. |  |
| wdr_mode         | WDR mode                                                                                                               |  |
| sync_mode        | LVDS sync mode                                                                                                         |  |
| raw_data_type    | Number of bits of transmitted raw data                                                                                 |  |
| data_endian      | Data endian mode                                                                                                       |  |
| sync_code_endian | Sync code endian mode                                                                                                  |  |
| lane_id          | Mapping between the TX end (sensor) and RX end (MIPI RX) lanes                                                         |  |
|                  | This member is set to <b>-1</b> for unused lanes.                                                                      |  |
|                  | For details about how to configure the lane ID, see section 1.7.1 "How Do I Configure the Lane ID?"                    |  |



| Member     | Description                                                                                                                                                                          |
|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| sync_code  | Each virtual channel has four sync codes, indicating the SOF/EOF/SOL/EOL sync code or invalid SAV/invalid EAV/valid SAV/valid EAV sync code respectively according to the sync mode. |
| vsync_type | VSYNC type. It needs to be configured when wdr_mod is DOL mode and sync_mode is LVDS_SYNC_MODE_SAV.                                                                                  |
| fid_type   | Frame ID type. It needs to be configured when wdr_mod is DOL mode and sync_mode is LVDS_SYNC_MODE_SAV.                                                                               |

## [Chip Difference]

| Chip         | raw_data_type                     |
|--------------|-----------------------------------|
| Hi3516A      | 10-bit/12-bit/14-bit              |
| Hi3518E V200 | 8-bit/10-bit/12-bit/14-bit        |
| Hi3519 V100  | 8-bit/10-bit/12-bit/14-bit/16-bit |
| Hi3519 V101  | 8-bit/10-bit/12-bit/14-bit/16-bit |
| Hi3516C V300 | 8-bit/10-bit/12-bit/14-bit/16-bit |

| Chip         | vsync_type    | fid_type      |
|--------------|---------------|---------------|
| Hi3516A      | Not supported | Not supported |
| Hi3518E V200 | Not supported | Not supported |
| Hi3519 V100  | Supported     | Supported     |
| Hi3519 V101  | Supported     | Supported     |
| Hi3516C V300 | Supported     | Supported     |

| Chip         | img_size                                           |
|--------------|----------------------------------------------------|
| Hi3516A      | Supported                                          |
| Hi3518E V200 | Supported                                          |
| Hi3519 V100  | Supported                                          |
| Hi3519 V101  | img_size is moved to img_rect in combo_dev_attr_t. |
| Hi3516C V300 | Supported                                          |

[Note]



#### None

#### [See Also]

- wdr\_mode\_e
- lvds\_sync\_mode\_e
- raw\_data\_type\_e
- lvds\_bit\_endian
- lvds\_vsync\_type\_t
- lvds\_fid\_type\_t
- HI\_MIPI\_SET\_DEV\_ATTR

# phy\_cmv\_e

#### [Description]

Defines the PHY common-mode voltage mode.

#### [Definition]

```
typedef enum
{
    PHY_CMV_GE900MV = 0x00,
    PHY_CMV_LT900MV = 0x01,
    PHY_CMV_BUTT
} phy_cmv_e;
```

## [Member]

| Member          | Description                                                     |
|-----------------|-----------------------------------------------------------------|
| PHY_CMV_GE900MV | The PHY common-mode voltage is greater than or equal to 900 mV. |
| PHY_CMV_LT900MV | The PHY common-mode voltage is less than 900 mV.                |

## [Chip Difference]

| Chip         | Supported or Not |
|--------------|------------------|
| Hi3516A      | Not supported    |
| Hi3518E V200 | Not supported    |
| Hi3519 V100  | Supported        |
| Hi3519 V101  | Supported        |
| Hi3516C V300 | Supported        |



[Note]

None

[See Also]

None

## phy\_cmv\_t

#### [Description]

Defines the configuration information of the PHY common-mode voltage.

#### [Definition]

```
typedef struct
{
    COMBO_DEV devno;
    phy_cmv_e cmv_mode;
} phy_cmv_t;
```

#### [Member]

| Member   | Description                      |
|----------|----------------------------------|
| devno    | ID of the MIPI RX device         |
| cmv_mode | Voltage mode of the PHY function |

#### [Chip Difference]

| Chip        | Supported or Not |
|-------------|------------------|
| Hi3516A     | Not supported    |
| Hi3518EV200 | Not supported    |
| Hi3519V100  | Supported        |
| Hi3519V101  | Supported        |
| Hi3516CV300 | Supported        |

[Note]

None

[See Also]

- , phy\_cmv\_e
- HI\_MIPI\_SET\_PHY\_CMVMODE



## combo\_dev\_attr\_t

## [Description]

Defines the combo device attributes. The MIPI RX device is called the combo device because the MIPI RX can interwork with the CSI-2, LVDS, and HiSPi timings.

[Definition]

#### Hi3516A/Hi3518E V200

```
typedef struct
{
    input_mode_t input_mode;
    union
    {
        mipi_dev_attr_t mipi_attr;
        lvds_dev_attr_t lvds_attr;
    };
}combo dev attr_t;
```

#### Hi3519 V100

#### Hi3519 V101



```
mipi_dev_attr_t mipi_attr;
    lvds_dev_attr_t lvds_attr;
};
} combo_dev_attr_t;

Hi3516C V300

typedef struct
{
    COMBO_DEV devno;
    input_mode_t input_mode;
    union
    {
        mipi_dev_attr_t mipi_attr;
        lvds_dev_attr_t lvds_attr;
    }
}
```

## [Member]

} ;

} combo\_dev\_attr\_t;

| Member        | Description                                                                                                    |  |
|---------------|----------------------------------------------------------------------------------------------------------------|--|
| input_mode    | Input interface type                                                                                           |  |
| mipi_attr     | mipi_attr must be configured if input_mode is set to INPUT_MODE_MIPI.                                          |  |
| lvds_attr     | lvds_attr must be configured if input_mode is set to INPUT_MODE_SUBLVDS, INPUT_MODE_LVDS, or INPUT_MODE_HISPI. |  |
| devno         | MIPI RX device ID                                                                                              |  |
| phy_clk_share | Information about the shared PHY clock                                                                         |  |
| img_rect      | Picture crop region                                                                                            |  |

## [Chip Difference]

| Chip         | devno                       | phy_clk_share                                     |
|--------------|-----------------------------|---------------------------------------------------|
| Hi3516A      | Not supported               | Not supported                                     |
| Hi3518E V200 | Not supported Not supported |                                                   |
| Hi3519 V100  | Supported                   | Supported. PHY1 and PHY2 can share the PHY clock. |
| Hi3519 V101  | Supported                   | Supported. PHY1 and PHY2 can share the PHY clock. |



| Chip         | devno     | phy_clk_share |
|--------------|-----------|---------------|
| Hi3516C V300 | Supported | Not supported |

| Chip         | img_rect                                                                          |  |
|--------------|-----------------------------------------------------------------------------------|--|
| Hi3516A      | Not supported                                                                     |  |
| Hi3518E V200 | Not supported                                                                     |  |
| Hi3519 V100  | Not supported. But the crop region can be configured by calling HI_MIPI_SET_CROP. |  |
| Hi3519 V101  | Supported                                                                         |  |
| Hi3516C V300 | Not supported                                                                     |  |

[Note]

None

[See Also]

None

# $img\_rect\_t$

## [Description]

Defines the MIPI crop attributes.

## [Definition]

```
typedef struct
{
    int x;
    int y;
    unsigned int width;
    unsigned int height;
} img_rect_t;
```

## [Member]

| Member | Description                             |  |
|--------|-----------------------------------------|--|
| X      | X coordinate of the crop start position |  |
| у      | Y coordinate of the crop start position |  |
| width  | Crop width                              |  |
| height | Crop height                             |  |



## [Chip Difference]

| Chip         | Crop Interface |  |
|--------------|----------------|--|
| Hi3516A      | Not supported  |  |
| Hi3518E V200 | Not supported  |  |
| Hi3519 V100  | Supported      |  |
| Hi3519 V101  | Supported      |  |
| Hi3516C V300 | Not supported  |  |

[Note]

None

[See Also]

HI\_MIPI\_SET\_CROP

## img\_size\_t

## [Description]

Defines the width and height of an image.

#### [Definition]

```
typedef struct
{
   unsigned int width;
   unsigned int height;
} img_size_t;
```

## [Member]

| Member | Description  |  |
|--------|--------------|--|
| width  | Image width  |  |
| height | Image height |  |

[Chip Difference]

None

[Note]

None

[See Also]

HI\_MIPI\_SET\_DEV\_ATTR



## 1.6 Proc Information

| [D | ebuggi | ing Inform | mation] |  |
|----|--------|------------|---------|--|
|----|--------|------------|---------|--|

```
Module: [MIPI], Build Time: [May 24 2016, 22:40:41]
----Combo DEV ATTR-----
 Devno WorkMode DataType WDRMode
                          LinkId bEnCrop ImgX ImgY
   ImgH SyncMode DataEndian SyncCodeEndian
   0 LVDS RAW12 None 0, 1, 2
                                 N
    2182 SAV
4248
                  Big
                           Big
----LINK INFO-----
LinkIdx LaneCount LaneId
                      PhyData AlignedData ValidLane
        3 0, 1, 2,-1 0x838492 0x5252f2 0, 1, 2
         3 3, 4,-1, 5 0xe00025e6 0xa0003697
                                    0, 1, 3
   2
         2 6, 7,-1,-1
                     0x5a9 0x3e28
                                    0, 1
----mipi detect info-----
Devno VC width height
  0 0
       4248 2182
  0 1
       0
            0
  0 2
       0
  0 3
       0
----lvds detect info-----
        Lane LaneWidth
   0
         0
              531
   0
         1
              531
        2
   0
              531
        3
              531
   0
   0
         4
              531
              531
   0
        5
              531
   0
        6
         7
   0
              531
 Devno WDR Frame
              width height
         LEF
               4248
                      2182
   0
         SEF1
                 0
                         0
                  0
   0
        SEF2
                         0
                  0
                         0
   0
        SEF3
----fsm timeout and escape info-----
```



| li  | nk cl  | kTOutCnt | d0TOutCnt  | d1TOutCnt   | d2TOutCn   | t d3TOut  | tCnt clkE | ScCnt |
|-----|--------|----------|------------|-------------|------------|-----------|-----------|-------|
| d0I | EscCnt | d1EscCr  | nt d2EscCn | t d3EscCnt  |            |           |           |       |
|     | 0      | 0        | 0          | 0           | 0          | 0         | 0         | 0     |
| 0   |        | 0        | 0          |             |            |           |           |       |
|     | 1      | 0        | 0          | 0           | 0          | 0         | 0         | 0     |
| 0   |        | 0        | 0          |             |            |           |           |       |
|     | 2      | 0        | 0          | 0           | 0          | 0         | 0         | 0     |
| 0   |        | 0        | 0          |             |            |           |           |       |
|     |        |          |            |             |            |           |           |       |
|     | ALI    | NG Err i | nfo        |             |            |           | -         |       |
| De  | evno F | IFO_Full | Err LaneOE | Err Lane1Er | Lane2Err   | Lane3Er   | r Lane4E  | rr    |
| Lar | ne5Err | Lane6E1  | rr Lane7Er | r Lane8Err  | Lane9Err 1 | Lane10Err | Lane11E   | rr    |
|     | 0      | 0        | 0          | 0           | 0          | 0         | 0         | 0     |
| 0   |        | 0        | 0 0        | 0           | 0          |           |           |       |

#### [Analysis]

- The MIPI RX receives differential data of the sensor by using the PHY. After detecting the sync header, the PHY controller aligns data in each lane.
- The pixel controller parses sync information and merges data in the lane into pixel data based on the bit width of raw data. It transmits pixel data to the downstream module in output mode.
- The clocks of the PHY, PHY controller, and pixel controller are provided by the pixel clock of the sensor. The clock of the output module is the associated clock, which is the same as the working clock of the downstream module. The crop function of the MIPI RX is implemented at the end of the pixel controller. Therefore, the required associated clock can be reduced after cropping.

Figure 1-3 MIPI data stream



#### [Parameter Description]

| Parameter |       | Description    |
|-----------|-------|----------------|
| Combo DEV | Devno | MIPI device ID |



| Parameter |                | Description                                                                                        |  |  |
|-----------|----------------|----------------------------------------------------------------------------------------------------|--|--|
| ATTR      | WorkMode       | MIPI device working mode                                                                           |  |  |
|           |                | LVDS/MIPI/CMOS mode                                                                                |  |  |
|           | DataType       | Data type                                                                                          |  |  |
|           |                | RAW8/RAW10/RAW12/RAW14/RAW16 - bit                                                                 |  |  |
|           | WDRMode        | WDR mode                                                                                           |  |  |
|           |                | None: non-WDR mode                                                                                 |  |  |
|           |                | • 2To1: two-in-one WDR                                                                             |  |  |
|           |                | • 3To1: three-in-one WDR                                                                           |  |  |
|           |                | • 4To1: four-in-one WDR                                                                            |  |  |
|           |                | • DOL2To1: DOL two-in-one WDR                                                                      |  |  |
|           |                | • DOL3To1: DOL three-in-one WDR                                                                    |  |  |
|           |                | DOL4To1: DOL four-in-one WDR                                                                       |  |  |
|           | LinkId         | IDs of links used by the device                                                                    |  |  |
|           |                | A physical link corresponds to four lanes.                                                         |  |  |
|           | bEnCrop        | Whether the crop function is enabled. <b>N</b> indicates disabled, and <b>Y</b> indicates enabled. |  |  |
|           | ImgX           | X coordinate of the cropped image                                                                  |  |  |
|           | ImgY           | Y coordinate of the cropped image                                                                  |  |  |
|           | ImgW           | Width of the cropped image                                                                         |  |  |
|           | ImgH           | Height of the cropped image                                                                        |  |  |
|           | SyncMode       | Sync header mode                                                                                   |  |  |
|           |                | SOF: The sync mode is SOF, EOF, SOL, or EOL.                                                       |  |  |
|           |                | SAV: The sync mode is invalid SAV, invalid EAV, valid SAV, or valid EAV.                           |  |  |
|           | DataEndian     | Data endian mode                                                                                   |  |  |
|           |                | Big: big endian mode                                                                               |  |  |
|           |                | Little: little endian mode                                                                         |  |  |
|           | SyncCodeEndian | Sync header endian mode                                                                            |  |  |
|           |                | Big: big endian mode                                                                               |  |  |
|           |                | Little: little endian mode                                                                         |  |  |
| LINK INFO | LinkIdx        | Link ID                                                                                            |  |  |
|           | LaneCount      | Number of lanes in the link                                                                        |  |  |
|           | LaneId         | Lane ID                                                                                            |  |  |
|           | PhyData        | Real-time data received by the PHY                                                                 |  |  |



| Parameter                               |             | Description                                                                                                                                                                                            |
|-----------------------------------------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                         | AlignedData | Real-time data after the frame sync signal is detected                                                                                                                                                 |
|                                         | ValidLane   | Valid lane ID in the link                                                                                                                                                                              |
| mipi detect info                        | Devno       | MIPI RX device ID                                                                                                                                                                                      |
| (visible only in MIPI mode)             | VC          | Virtual channel                                                                                                                                                                                        |
| Will I mode)                            | width       | Total width of images detected by the MIPI controller                                                                                                                                                  |
|                                         | height      | Total height of images detected by the MIPI controller                                                                                                                                                 |
| lvds detect info                        | Devno       | MIPI RX device ID                                                                                                                                                                                      |
| (visible only in LVDS/SubLVDS/          | Lane        | Lane ID                                                                                                                                                                                                |
| HiSPi mode)                             | LaneWidth   | Image width detected by the lane                                                                                                                                                                       |
|                                         | Devno       | MIPI RX device ID                                                                                                                                                                                      |
|                                         | WDR_Frame   | Long/Short frame in WDR mode. This column is not displayed in linear mode.  • LEF: long exposure frame  • SEF1: short exposure frame 1  • SEF2: short exposure frame 2  • SEF3: short exposure frame 3 |
|                                         | width       | Total width of images detected by the LVDS controller                                                                                                                                                  |
|                                         | height      | Total height of images detected by the LVDS controller                                                                                                                                                 |
| fsm timeout and                         | link        | Link ID                                                                                                                                                                                                |
| escape info (visible only in MIPI mode) | clkTOutCnt  | Timeout when the clock lane is switched from the LP to HS                                                                                                                                              |
| wiii i iiiode)                          | d0TOutCnt   | Timeout when data lane 0 is switched from the LP to HS                                                                                                                                                 |
|                                         | d1TOutCnt   | Timeout when data lane 1 is switched from the LP to HS                                                                                                                                                 |
|                                         | d2TOutCnt   | Timeout when data lane 2 is switched from the LP to HS                                                                                                                                                 |
|                                         | d3TOutCnt   | Timeout when data lane 3 is switched from the LP to HS                                                                                                                                                 |
|                                         | clkEscCnt   | Timeout when the clock lane is switched to escape mode                                                                                                                                                 |



| Parameter      |              | Description                                         |  |  |  |  |  |
|----------------|--------------|-----------------------------------------------------|--|--|--|--|--|
|                | d0EscCnt     | Timeout when data lane 0 is switched to escape mode |  |  |  |  |  |
|                | d1EscCnt     | Timeout when data lane 1 is switched to escape mode |  |  |  |  |  |
|                | d2EscCnt     | Timeout when data lane 2 is switched to escape mode |  |  |  |  |  |
|                | d3EscCnt     | Timeout when data lane 3 is switched to escape mode |  |  |  |  |  |
| ALING Err info | Devno        | MIPI device ID                                      |  |  |  |  |  |
|                | FIFO_FullErr | FIFO overflow                                       |  |  |  |  |  |
|                | Lane0Err     | Lane 0 FIFO overflow                                |  |  |  |  |  |
|                | Lane1Err     | Lane 1 FIFO overflow                                |  |  |  |  |  |
|                | Lane2Err     | Lane 2 FIFO overflow                                |  |  |  |  |  |
|                | Lane3Err     | Lane 3 FIFO overflow                                |  |  |  |  |  |
|                | Lane4Err     | Lane 4 FIFO overflow                                |  |  |  |  |  |
|                | Lane5Err     | Lane 5 FIFO overflow                                |  |  |  |  |  |
|                | Lane6Err     | Lane 6 FIFO overflow                                |  |  |  |  |  |
|                | Lane7Err     | Lane 7 FIFO overflow                                |  |  |  |  |  |
|                | Lane8Err     | Lane 8 FIFO overflow                                |  |  |  |  |  |
|                | Lane9Err     | Lane 9 FIFO overflow                                |  |  |  |  |  |
|                | Lane10Err    | Lane 10 FIFO overflow                               |  |  |  |  |  |
|                | Lane11Err    | Lane 11 FIFO overflow                               |  |  |  |  |  |

# **1.7 FAQs**

For details about the Hi3516A MIPI specifications, see the Hi3516A/Hi3516D HD IP Camera SoC Data Sheet and Features of the Video Interfaces of HiSilicon IP Cameras.

# 1.7.1 How Do I Configure the Lane ID?

The lane ID corresponds to short lane\_id[MIPI\_LANE\_NUM] in mipi\_dev\_attr\_t or short lane\_id[LVDS\_LANE\_NUM] in lvds\_dev\_attr\_t.

Set **lane\_id** of unused lanes to **-1** when the MIPI connects to the sensor. You can also adjust the data channel sequence by configuring **lane-id** based on the hardware board and actual sensor output channels.



The following uses the MN34220 of the demo board as an example. Table 1-3 describes the mapping between the MIPI Rx pins of the demo board and pins of the MN34220.

**Table 1-3** Mapping between the MN34220 and MIPI Rx pins

| MN34220 Pins   | Hi3516A MIPI Pins |
|----------------|-------------------|
| SENSOR_SDODA0M | MIPI0_D0M         |
| SENSOR_SDODA0P | MIPI0_D0P         |
| SENSOR_SDODA1M | MIPI0_D1M         |
| SENSOR_SDODA1P | MIPI0_D1P         |
| SENSOR_SDODB0M | MIPI1_D0M         |
| SENSOR_SDODB0P | MIPI1_D0P         |
| SENSOR_SDODB1M | MIPI1_D1M         |
| SENSOR_SDODB1P | MIPI1_D1P         |

The actual transferred data sequence of pins is pixel 0, pixel 2, pixel 1, and pixel 3. For details, see Figure 1-4.

Figure 1-4 MN34220 output timings (2-channel 2-port 12-bit format)

#### 12bit format



Because the sensor does not output data to MIPI0\_D2M, MIPI0\_D2P, MIPI0\_D3M, MIPI0\_D3P, MIPI1\_D2M, MIPI1\_D2P, MIPI1\_D3M, and MIPI1\_D3P of MIPI RX, the corresponding **lane\_id** needs to be set to **-1**. **lane\_id** is configured as follows:

lane\_id = 
$$\{0, 2, -1, -1, 1, 3, -1, -1\}$$

**sync\_code** configured takes effect based on **lane\_id**. If **lane\_id** is **-1**, the corresponding **sync\_code** does not take effect.

# 1.7.2 How Do I Configure the LVDS Mode Sync Code?

There are two LVDS/SUB\_LVDS sync modes. For details, see <a href="https://lvds.sync\_mode\_e">lvds\_sync\_mode\_e</a>.

- LVDS\_SYNC\_MODE\_SOF/LVDS\_SYNC\_MODE\_SOL
- LVDS\_SYNC\_MODE\_SAV



The sync code needs to be configured for different transmission modes of the same sensor or different sensors.

The sync code is defined as follows:

unsigned short sync\_code[LVDS\_LANE\_NUM][WDR\_VC\_NUM][SYNC\_CODE\_NUM];

The sync code needs to be configured based on the sensor data sheet. See Table 1-4.

Table 1-4 sync code definition

| sync_code Element | Definition                                                                                                                                     |
|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------|
| LVDS_LANE_NUM     | It corresponds to the LVDS hardware physical channel.                                                                                          |
| WDR_VC_NUM        | It indicates the number of WDR channels. For example, the two-in-one WDR corresponds to two WDR channels. There are at most four WDR channels. |
| SYNC_CODE_NUM     | The sync code of each lane consists of four codewords, which have different meanings in different sync mode. For details, see Table 1-2.       |

## MOTE

The first three codewords of the sync\_code for each SOF/EOF/SOL/EOL are fixed at 0xFFFF, 0x0000, 0x0000

## Hi3516A/Hi3518E V200 Sync Code Configuration Sample

The principles for configuring the sync code are as follows:

- For disorder within one link, the sync code is configured in normal sequence regardless of the sequence for the hardware to connect to the sensor.
- For disorder between two links, the preceding principle also applies. That is, the sync code is configured in the normal sequence in one link. Disorder between two links commonly exists only for Panasonic sensors.

The following are some examples.

• Disorder within one link

Figure 1-5 shows the description about the sync code in the data sheet when the MN34220 works in 1-channel 4-port (4-lane) 12-bit mode.

Figure 1-5 Sync code

| ch    | port  | Name |      | Code (1 | 2bit×4) | $\overline{Z}$ | ch  | port  | Name |      |      |      |      |   |
|-------|-------|------|------|---------|---------|----------------|-----|-------|------|------|------|------|------|---|
|       |       | SOF  | FFFh | 000h    | 000h    | 002h           | ch1 | Port2 | SOF  | FFFh | 000h | 000h | 012h | V |
|       | Dout0 | SOL  | FFFh | 000h    | 000h    | 000h           |     |       | SOL  | FFFh | 000h | 000h | 010h | 1 |
|       | Port0 | EOL  | FFFh | 000h    | 000h    | 001h           |     |       | EOL  | FFFh | 000h | 000h | 011h |   |
| - 4.1 |       | EOF  | FFFh | 000h    | 000h    | 003h           |     |       | EOF  | FFFh | 000h | 000h | 013h |   |
| ch1   | Port1 | SOF  | FFFh | 000h    | 000h    | 006h           |     |       | SOF  | FFFh | 000h | 000h | 016h | П |
|       |       | SOL  | FFFh | 000h    | 000h    | 004h           |     | Port3 | SOL  | FFFh | 000h | 000h | 014h | 7 |
|       |       | EOL  | FFFh | 000h    | 000h    | 005h           |     |       | EOL  | FFFh | 000h | 000h | 015h | 7 |
|       |       | EOF  | FFFh | 000h    | 000h    | 007h           |     |       | EOF  | FFFh | 000h | 000h | 017h |   |



Figure 1-6 shows the pixel format of each channel.

Figure 1-6 Pixel format



Therefore, the normal sequence should be SDODA0, SDODB0, SDODA1, and SDODB1. Only the sync code configurations of the first four channels take effect. You can configure the sync code in the MIPI interface based on this sequence. The sync\_code configuration is as follows:

```
.sync_code = {
                \{\{0x002, 0x003, 0x000, 0x001\}, //PHY0 lane0\}
                \{0x202, 0x203, 0x200, 0x201\},\
                \{0x102, 0x103, 0x100, 0x101\},
                {0x302, 0x303, 0x300, 0x301}},
                \{\{0x012, 0x013, 0x010, 0x011\}, //PHY0 lane1\}
                \{0x212, 0x213, 0x210, 0x211\},
                \{0x112, 0x113, 0x110, 0x111\},\
                {0x312, 0x313, 0x310, 0x311}},
                \{\{0x006, 0x007, 0x004, 0x005\}, //PHY0 lane2\}
                \{0x206, 0x207, 0x204, 0x205\},\
                \{0x106, 0x107, 0x104, 0x105\},\
                \{0x306, 0x307, 0x304, 0x305\}\},
                \{\{0x016, 0x017, 0x014, 0x015\}, //PHY0 lane3\}
                \{0x216, 0x217, 0x214, 0x215\},\
                \{0x116, 0x117, 0x114, 0x115\},\
                \{0x316, 0x317, 0x314, 0x315\}\},
                {{0x00a, 0x00b, 0x008, 0x009}, //PHY1 lane0
                \{0x20a, 0x20b, 0x208, 0x209\},\
                \{0x10a, 0x10b, 0x108, 0x109\},\
                \{0x30a, 0x30b, 0x308, 0x309\}\},
                \{\{0x00a, 0x00b, 0x008, 0x009\}, //PHY1\_lane1
                \{0x20a, 0x20b, 0x208, 0x209\},\
                \{0x10a, 0x10b, 0x108, 0x109\},\
                \{0x30a, 0x30b, 0x308, 0x309\}\},
                {{0x01a, 0x01b, 0x018, 0x019}, //PHY1 lane2
                {0x21a, 0x21b, 0x218, 0x219},
                \{0x11a, 0x11b, 0x118, 0x119\},
                {0x31a, 0x31b, 0x318, 0x319}},
                \{\{0x01a, 0x01b, 0x018, 0x019\}, //PHY1 lane3
```



```
{0x21a, 0x21b, 0x218, 0x219},
{0x11a, 0x11b, 0x118, 0x119},
{0x31a, 0x31b, 0x318, 0x319}}
```

#### • Disorder between two links

Figure 1-7 shows the description about the sync code in the data sheet when the MN34220 works in 2-channel 2-port (4-lane) 12-bit mode.

Figure 1-7 Sync code

| ch   | port    | Name |      | Code (1 | 2bit×4) | $\overline{}$ | ch  | port  | Name |      | Code (12bit×4)           FFFh         000h         000h           FFFh         000h         000h           FFFh         000h         000h           FFFh         000h         000h           FFFh         000h         000h |      |      |
|------|---------|------|------|---------|---------|---------------|-----|-------|------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|
|      |         | SOF  | FFFh | 000h    | 000h    | 002h          | ch2 | Port0 | SOF  | FFFh | 000h                                                                                                                                                                                                                        | 000h | 012h |
|      | Dourt() | SOL  | FFFh | 000h    | 000h    | 000h          |     |       | SOL  | FFFh | 000h                                                                                                                                                                                                                        | 000h | 010h |
|      | Port0   | EOL  | FFFh | 000h    | 000h    | 001h          |     |       | EOL  | FFFh | 000h                                                                                                                                                                                                                        | 000h | 011h |
| -1.1 |         | EOF  | FFFh | 000h    | 000h    | 003h          |     |       | EOF  | FFFh | 000h                                                                                                                                                                                                                        | 000h | 013h |
| ch1  | Port1   | SOF  | FFFh | 000h    | 000h    | 006h          |     |       | SOF  | FFFh | 000h                                                                                                                                                                                                                        | 000h | 016h |
|      |         | SOL  | FFFh | 000h    | 000h    | 004h          |     | Port1 | SOL  | FFFh | 000h                                                                                                                                                                                                                        | 000h | 014h |
|      |         | EOL  | FFFh | 000h    | 000h    | 005h          |     |       | EOL  | FFFh | 000h                                                                                                                                                                                                                        | 000h | 015h |
|      |         | EOF  | FFFh | 000h    | 000h    | 007h          |     |       | EOF  | FFFh | 000h                                                                                                                                                                                                                        | 000h | 017h |

Figure 1-8 shows the pixel format of each channel.

Figure 1-8 Pixel format



The line sequences of the two links may overlap. However, according to the preceding principles, the sync code configuration is considered only within the same link.

The configurations of sync code of channel 0 and channel 1 of link 0 as well as channel 0 and channel 1 of link 1 are valid. Therefore, the final sync code is configured as follows:



```
\{0x20a, 0x20b, 0x208, 0x209\},\
\{0x10a, 0x10b, 0x108, 0x109\},\
\{0x30a, 0x30b, 0x308, 0x309\}\},
\{\{0x012, 0x013, 0x010, 0x011\}, //PHY1 lane0\}
{0x212, 0x213, 0x210, 0x211},
\{0x112, 0x113, 0x110, 0x111\},\
\{0x312, 0x313, 0x310, 0x311\}\},
\{\{0x016, 0x017, 0x014, 0x015\}, //PHY1_lane1\}
{0x216, 0x217, 0x214, 0x215},
\{0x116, 0x117, 0x114, 0x115\},\
\{0x316, 0x317, 0x314, 0x315\}\},
\{\{0x01a, 0x01b, 0x018, 0x019\}, //PHY1\_lane2
\{0x21a, 0x21b, 0x218, 0x219\},
{0x11a, 0x11b, 0x118, 0x119},
\{0x31a, 0x31b, 0x318, 0x319\}\},
\{\{0x01a, 0x01b, 0x018, 0x019\}, //PHY1\_lane3
\{0x21a, 0x21b, 0x218, 0x219\},\
\{0x11a, 0x11b, 0x118, 0x119\},\
\{0x31a, 0x31b, 0x318, 0x319\}\}
```

## Hi3519 V100/Hi3519 V101/Hi3516C V300 Sync Code Configuration Sample

The principles for configuring the sync code are as follows:

The sync code of the first few lanes in sync\_code is configured based on the number of used lanes. If the lanes are disordered, the sync code is configured based on the normal sequence.

• The following is an example:

Figure 1-9 shows the description about the sync code in the data sheet when the MN34220 works in 2-channel 2-port (4-lane) 12-bit mode.

Figure 1-9 Sync code

| ch    | port  | Name |      | Code (1 | 2bit×4) | $\overline{}$ | ch  | port  | Name |      | Code (1 | 2bit×4) | $\overline{}$ |
|-------|-------|------|------|---------|---------|---------------|-----|-------|------|------|---------|---------|---------------|
|       |       | SOF  | FFFh | 000h    | 000h    | 002h          | ch2 | Port0 | SOF  | FFFh | 000h    | 000h    | 012h          |
| l     | Port0 | SOL  | FFFh | 000h    | 000h    | 000h          |     |       | SOL  | FFFh | 000h    | 000h    | 010h          |
| l     | Potto | EOL  | FFFh | 000h    | 000h    | 001h          |     |       | EOL  | FFFh | 000h    | 000h    | 011h          |
| - 4-1 |       | EOF  | FFFh | 000h    | 000h    | 003h          |     |       | EOF  | FFFh | 000h    | 000h    | 013h          |
| ch1   | Port1 | SOF  | FFFh | 000h    | 000h    | 006h          |     | Port1 | SOF  | FFFh | 000h    | 000h    | 016h          |
| l     |       | SOL  | FFFh | 000h    | 000h    | 004h          |     |       | SOL  | FFFh | 000h    | 000h    | 014h          |
| l     |       | EOL  | FFFh | 000h    | 000h    | 005h          |     |       | EOL  | FFFh | 000h    | 000h    | 015h          |
|       |       | EOF  | FFFh | 000h    | 000h    | 007h          |     |       | EOF  | FFFh | 000h    | 000h    | 017h          |

Figure 1-10 shows the pixel format of each channel.



Figure 1-10 Pixel format



#### The sync code is configured as follows:

```
.sync_code = {
         // lane0 (mn34220 chn1 port0)
                   \{0x002, 0x003, 0x000, 0x001\},\
                        {0x202, 0x203, 0x200, 0x201}, // VC1
                        {0x102, 0x103, 0x100, 0x101}, // VC2
                        {0x302, 0x303, 0x300, 0x301} // VC3
                   },
                        // lane1 (mn34220 chn2 port0)
                      \{0x012, 0x013, 0x010, 0x011\},\
                        \{0x212, 0x213, 0x210, 0x211\},\
                        \{0x112, 0x113, 0x110, 0x111\},
                        {0x312, 0x313, 0x310, 0x311}
                   },
                        // lane2 (mn34220 chn1 port1)
                       \{0\times006, 0\times007, 0\times004, 0\times005\},\
                        \{0x206, 0x207, 0x204, 0x205\},
                        \{0x106, 0x107, 0x104, 0x105\},
                        \{0x306, 0x307, 0x304, 0x305\}
                   },
                        // lane3 (mn34220 chn2 port1)
                       \{0 \times 016, 0 \times 017, 0 \times 014, 0 \times 015\},\
                        \{0x216, 0x217, 0x214, 0x215\},\
                        \{0x116, 0x117, 0x114, 0x115\},
                        \{0x316, 0x317, 0x314, 0x315\}
                   }
```

# 1.7.3 What Is the Relationship Between the MIPI Lane Frequency and VI Frequency?

When multiple MIPI lanes are used for data transfer, what is the relationship between the transfer frequency of MIPI lanes and VI processing frequency, and how do I calculate the maximum transfer frequency of each lane?

• The MIPI RX receives data from multiple lanes, converts data into the internal timing, and transmits the timing to the VIU for processing. The total amount of data transferred by multiple lanes remains unchanged, as described in the following equation:

```
VI_Freq x Pix_Width = Lane_Num x MIPI_Freq
```

Where VI\_Freq indicates the frequency of the VI working clock, Pix\_Width indicates
the pixel bit width, Lane\_Num indicates the number of lanes used for data transfer, and
MIPI Freq indicates the maximum RX frequency of each lane.



• MIPI\_Freq is calculated as follows: MIPI\_Freq = (VI\_Freq x Pix\_Width)/Lane\_Num. For example, if the frequency of the VI working clock is 250 MHz, the MIPI data is in RAW12 format, and four lanes are used for data transfer, MIPI\_Freq is calculated as follows:

MIPI Freq =  $(250 \times 12) / 4 = 750$ 

That is, the maximum transfer frequency of each lane is 750 MHz.

## 1.7.4 How Do I Configure the Sensor Reset Function?

- The sensor reset and unreset operations are implemented in the MIPI driver. The reset sequence in the MIPI driver is as follows:
  - sensor reset
  - mipi core reset
  - config mipi attr
  - mipi core unreset
  - sensor unreset
- The chip has a pin (SENSOR\_RSTN) dedicated for sensor reset. You are advised to use it by default.
- If the sensor reset pin needs to be changed, the MIPI driver needs to be adapted. You can modify the sensor reset function and sensor reset canceling function (mipi\_reset\_sensor/mipi\_unreset\_sensor or mipi\_drv\_reset\_sensor/mipi\_drv\_unreset\_sensor) in the MIPI RX driver based on the used pin.
- If the sensor supports the standby mode and you do not want to reset the sensor, you can enable the sensor standby mode instead of resetting the sensor, and disable the sensor standby mode instead of canceling reset on the sensor.